# SD NAND SPECIFICATION 杭州瀚海微科技有限公司 网址: http://www.hanhai-tech.com # 目录 | 1. Overview | 3 | |-------------------------------------|-----| | 1.1 Product Description | 3 | | 1.2 Features Summary | 3 | | 2. Pin Assignment | 4 | | Table 1: Pin Assignment | 4 | | 3. Product List | 5 | | Table 2: Product List | 5 | | 4. Current Consumption | 5 | | 5. Operational Environment | 5 | | Table 3: Operational Environment | 5 | | 6. Physical Dimension | 6 | | Figure 2:Top View and Side View | 6 | | Figure 3: Bottom View | 6 | | Table 4: T-Flash Package: Dimension | 7 | | 7. Recommended Schematic | 8 | | 8.Command | 8 | | 9.Write Performance | 111 | | 10.Read Performance | 11 | | 11.Spi mode | 12 | | 12.SD mode | 14 | | 13.DC Characteristics | 15 | | 14.Bus Timing (High-Speed Mode) | 15 | | 15.Power-up | 17 | | | | #### 1. Overview #### 1.1 Product Description Hanhai-tech SD NAND are highly integrated flash memories with serial and random access capability. Can be use in the device which can support SD2.0 standard. It is accessible via a dedicated serial interface optimized for fast and reliable data transmission. The purpose of product development is to make memory chips based on SD interface more stable and use scenarios more abundant. Han hai-tech SD NAND can match more MCUS with stable quality and strong compatibility, and can perfectly replace the previous storage products based on SDIO interface. The low power consumption of the product itself is more suitable for handheld products, and the rigorous production process makes the product more suitable for diverse scenarios ### 1.2 Features Summary - -Capacity: 128MB/256M/512M - -Complies to SD Specification V2.0 - -Supports SD SPI Mode - -Voltage range for communication: 2.7~3.6V - -Variable clock rate 0-25 MHz (standard), 0-50 MHz (high performance) - -Up to 25 MB/sec data transfer rate (using four parallel data lines) - -password protection (CMD42-LOCK UNLOCK) - -Sophisticated system for error recovery including a powerful ECC - -Global Wear Leveling - -Bad block management; - -Program/Erase: 50000-60000cycles - -Power management for low power operation # 2. Pin Assignment Figure 1:Top View | | | SD Mode | | SPI Mode | |------|--------|-----------------------|------|-----------------------| | Name | Tyte | Description | Tyte | Description | | DAT2 | I/O/PP | Data Line [Bit2] | RSV | Reserved | | DAT3 | I/O/PP | Data Line [Bit3] | I3 | Chip select(neg true) | | CLK | I | Clock | I | Clock | | GND | S | Supply voltage ground | S | Supply voltage ground | | VDD | S | Supply voltage | S | Supply voltage | | DAT1 | I/O/PP | Data Line [Bit1] | RSV | Reserved | | DAT0 | I/O/PP | Data Line [Bit0] | OPP | Data Out | | CMD | PP | Command/Response | I | Data In | **Table 1: Pin Assignment** ### 3. Product List | Product model | Capacity | Actual Size | Sequential R/W<br>(Note1) | Package | |---------------|----------|-------------|---------------------------|----------------| | HHW1GS60C-B3 | 128MB | 119MB | 13/4.5MB/s | 6.00*8.00 (mm) | | HHW2GS60C-B3 | 256MB | 238MB | 15/4.5MB/s | 6.00*8.00 (mm) | | HHW4GS60C-B3 | 512MB | 477MB | 15/4.5MB/s | 6.00*8.00 (mm) | **Table 2: Product List** # 4. Current Consumption Standby current: 250uA (Maximum value) Standby current: 120uA (average value) Operating current: 30mA (Maximum value) Operating current: 26mA (average value) \*Test condition: RTS5308 card reader (Voltage 3.3V), Fluke289c multi-meter. ### 5. Operational Environment | Parameter | Range | | | | | | | | |-------------------------|----------------------------------------------------------|----------------------------|--|--|--|--|--|--| | Tomonountumo | Operating | -30°C~85°C | | | | | | | | Temperature | Non-Operating | -65°C~150°C | | | | | | | | Humiditu | Operating | 25% to 85%, non-condensing | | | | | | | | Humidity | Non-Operating | 25% to 85%, non-condensing | | | | | | | | Electrostatic Discharge | IEC 61000-4-2 contact discharge: +/- 2[kV] and +/- 4[kV] | | | | | | | | | (ESD) 150[pF],330[Ohm] | | | | | | | | | | (230) | air discharge: up to +/- 15[kV] 15 | 0[pF], 330[Ohm] | | | | | | | **Table 3: Operational Environment** # 6. Physical Dimension Figure 2:Top View and Side View Figure 3: Bottom View | Item | | Symbol | DIMENSION (mm) | | | | | | |----------------------|---------------------|--------|----------------|---------|------|--|--|--| | | | Symbol | MIN. | NOM. | MAX | | | | | Total height | | Α | 0.75 | 0.85 | | | | | | Mold thickness | | A2 | 0.60 | 0.62 | 0.63 | | | | | SBT thickness | | А3 | 0.15 | 0.18 | 0.21 | | | | | Lead width | vidth b 0.80 0.85 ( | | | | | | | | | Lead width | | b1 | 0.70 0.75 | | 0.80 | | | | | Dackago sizo | Χ | D | 7.90 | 8.00 | 8.10 | | | | | Package size | Υ | E | 5.90 | 6.00 | 6.10 | | | | | Lead pitch | | е | | 1.27BSC | | | | | | Package profile of a | surface | aaa | 0.25 | | | | | | | Lead position | | bbb | 0.10 | | | | | | | Paralleliam | | CCC | 0.10 | | | | | | | Package profile of a | surface | eee | T. 0 | 0.08 | | | | | Table 4: T-Flash Package: Dimension #### 7. Recommended Schematic Figure 4: Recommended Schemati #### Note: Rdat and Rcmd (10K-100k $\Omega$ ) are pull-up resistors protecting the CMD and the DAT lines against bus floating when SDNAND is in a high-impedance mode. The host shall pull-up all DATO-3 lines by Rdat. even if the host uses the SDNAND as 1-bit mode only in SD mode. It is recommended to have 2.2uF capacitance on VCC Rclk reference 0~120Ω #### 8. Commands #### **Command Types** There are four kinds of commands defined to control the SD Memory Card: - Broadcast commands (bc), no response The broadcast feature is only if all the CMD lines are connected together in the host. If they are separated, then each card will accept it separately in its turn. - Broadcast commands with response (bcr) response from all cards simultaneously Since there is no Open Drain mode in SD Memory Card, this type of command shall be used only if all the CMD lines are separated - the command will be accepted and responded by every card separately. - Addressed (point-to-point) commands (ac) no data transfer on DAT - Addressed (point-to-point) data transfer commands (adtc) data transfer on DAT All commands and responses are sent over the CMD line of the SD Memory Card. The command transmission always starts with the left bit of the bit string corresponding to the command codeword. #### **Command Format** All commands have a fixed code length of 48 bits, needing a transmission time of 1.92 $\mu$ s @ 25 MHzand 0.96 $\mu$ s @ 50 MHz. | Bit position | 47 | 46 | [45:40] [ | 39:8] | [7:1] | 0 | |--------------|-----------|------------------|------------------|--------|-------|---------| | Width(bits) | 1 | 1 | 6 | 32 | 7 | 1 | | Value | "0" | <b>``1</b> ″ | x | Х | х | "1" | | Description | Start bit | Transmission bit | Command index Ar | gument | CRC7 | End bit | #### **Command Classes** The command set of the SD Memory Card system is divided into several classes. Each class supports a set of card functionalities.determines the setting of CCC from the card supported commands. A CCC bit, which corresponds to a supported command number, is set to 1. A class in CCC includes mandatory commands is always set to 1. Cards with specific functions may need to support some optional commands. For example, Combo Card shall support CMD5. Class 0, 2, 4, 5 and 8 are mandatory and shall be supported by all SD Memory Cards. Class 7 except CMD40 is mandatory for SDHC and SDXC. The other classes are optional. The supported Card Command Classes (CCC) are coded as a parameter in the card specific data (CSD) register of each card, providing the host with information on how to access the card. | | mand Class<br>CC) | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |-----------------------|----------------------|-------|--------------|---------------|--------------|----------------|-------|-------------------------------|--------------|----------------------------------------|-------------|--------|--------------| | Supported commands | class<br>description | basic | reser<br>ved | block<br>read | reser<br>ved | block<br>write | erase | write<br>pro-<br>tec-<br>tion | lock<br>card | appli-<br>cat-<br>ion<br>spe-<br>cific | I/O<br>mode | switch | reser<br>ved | | CMD0 | Mandatory | + | | | | | | | | | | | | | CMD2 | Mandatory | + | | | | | | | | | | | | | CMD3 | Mandatory | + | | | | | | | | | | | | | CMD4 | Mandatory | + | | | | | | | | | | | | | CMD5 | Optional | | | | | | | | | | + | | | | CMD6 <sup>2</sup> | Mandatory | | | | | | | | | | | + | | | CMD7 | Mandatory | + | | | | | | | | | | | | | CMD8 <sup>3</sup> | Mandatory | + | | | | | | | | | | | | | CMD9 | Mandatory | + | | | | | | | | | | | | | CMD10 | Mandatory | + | | | | | | | | | | | | | CMD11 <sup>5</sup> | Optional | + | | | | | | | | | | | | | CMD12 | Mandatory | + | | | | | | | | | | | | | CMD13 | Mandatory | + | | | | | | | | | | | | | CMD15 | Mandatory | + | | | | | | | | | | | | | CMD16 | Mandatory | | | + | | + | | 10 | + | | | | | | CMD17 | Mandatory | | | + | | | 1. | | | | | | | | CMD18 | Mandatory | | | + | | | V II | | | | | | | | CMD19 <sup>5</sup> | Optional | | | + | | | KL | | | | | | | | CMD20 <sup>6</sup> | Optional | | | + | | 4 | 54 | 9 | | | | | | | CMD237 | Optional | | | + | | 14/ | | 0). | | | | | | | CMD24 <sup>1</sup> | Mandatory | | | | X | + | | 5 | | | | | | | CMD25 <sup>1</sup> | Mandatory | | | | , X | + | | | | | | | | | CMD27 <sup>1</sup> | Mandatory | | | | = 10 | + | | | | | | | | | CMD28 | Optional | | | | - | | ) | + | | | | | | | CMD29 | Optional | | | PRU | | K O | | + | | | | | | | CMD30 | Optional | | .// | HZ. | | | | + | | | | | | | CMD32 <sup>1</sup> | Mandatory | | -16 | X | | | + | | | | | | | | CMD331 | Mandatory | | | | 7 | | + | | | | | | | | CMD34-37 <sup>2</sup> | Optional | 3 | 530 | | | | | | | | | + | | | CMD38 <sup>1</sup> | Mandatory | 197 | | 1 | | | + | | | | | | | | CMD40 | Optional | 11211 | | 0. | | | | | + | | | | | | CMD42 <sup>4</sup> | (Note 4) | | | | | | | | + | | | | | | CMD50 <sup>2</sup> | Optional | | 1 . | | | | | | | | | + | | | CMD52 | Optional | | 110 | | | | | | | | + | | | | CMD53 | Optional | Ma | | | | | | | | | + | | | | CMD55 | Mandatory | | | | | | | | | + | | | | | CMD56 | Mandatory | | | | | | | | | + | | | | | CMD57 <sup>2</sup> | Optional | | | | | | | | | | | + | | | | | - | - | | | | - | - | | <del> </del> | | + - | - | | ACMD6 | Mandatory | | | | | | | | | + | | | | | ACMD13 | Mandatory | | | | | | | | | + | | | | | ACMD22 <sup>1</sup> | Mandatory | | | | | | | | | + | | | | | ACMD23 <sup>1</sup> | Mandatory | | | | | | | | | + | | | | | ACMD41 | Mandatory | | | | | | | | | + | | | | | ACMD42 | Mandatory | | | | | | | | | + | | | | | ACMD51 | Mandatory | | | | | | | | | + | | | | #### 9. Write Performance Below table shows the typical data management of the card when the host writes RUs of an AU. When the host writes to a fragmented AU, the card prepares a new AU by copying the used RUs and writing the new RUs.. The location A is at the start of the AU boundary and location B is at the end of the AU boundary. From A to B, the host shall write data to free RUs contiguously and skip used RUs (shall not skip any free RU). The card may indicate busy to the host, so the host can wait, during the time the card controller is writing and moving data. The total write time from A to B can be calculated by summing up the write time of free RUs and the moving time of the used RUs. The number of used RUs (Nu) is available by counting it over one AU and number of free RUs is expressed by (N RU – Nu). Example of Writing Fragmented AU The Performance Write (Pw) is defined as a minimum average write performance over an AU. It is calculated by taking the average of all sequential RU write operations to one complete AU, which is not fragmented. The Performance Move (Pm) is defined as a minimum average move performance. It is calculated by taking the average over sequential RU move operations to one complete AU. A move is an internal operation of the card, so SD clock frequency does not affect the time of the move operation. In case the card does not have to move RU, Pm should be considered as infinity (1/Pm = 0). Note that a Speed Class that supports Class10 shall not use the Pm value stored in the SD Status to calculate performance in any fragmented AU. Class 10 performance is defined only for entirely free AUs. #### 10. Read Performance Two kinds of read performances are defined. It is possible to insert either type of read operation during write operations. All read operations, regardless of read address shall meet this performance specification. - (1) Read Performance of Stream Data This is simply called Read Performance (Pr). Pr is defined as minimum average random RU read performance. The average is measured over 256 random single RU read operations. Each RU is read by a multiple-read command. Pr shall be greater than or equal to Pw. - (2) FAT and Directory Entry Read Time T<sub>FR</sub>(4KB) is defined as the maximum time to read a 4KB FAT and Directory Entry. The FAT and Directory Entry Read Time (S<sub>FR</sub> [KB]) is defined using the CEIL function: FAT Read Time of S<sub>FR</sub> [KB]: $$T_{FR}(S_{FR}) = \left\lceil \frac{S_{FR}}{4KB} \right\rceil \cdot T_{FR}(4KB)$$ ....(2) (: CEIL function - Convert decimal fraction x to the smallest integer greater than or equal to x.) #### 11. SPI Mode The SPI mode consists of a secondary communication protocol that is offered by Flash-based SD Memory Cards. This mode is a subset of the SD Memory Card protocol, designed to communicate with a SPI channel, commonly found in Motorola's (and lately a few other vendors') micro controllers. The interface is selected during the first reset command after power up (CMD0) and cannot be changed once the part is powered on. The SPI standard defines the physical link only, and not the complete data transfer protocol. The SD Memory Card SPI implementation uses a subset of the SD Memory Card protocol and command set. The advantage of the SPI mode is the capability of using an off-the-shelf host, hence reducing the design-in effort to minimum. The disadvantage is the loss of performance of the SPI mode versus SD mode (e.g. Single data line and hardware CS signal per card). The commands and functions in SD mode defined after the Version 2.00 are not supported in SPI mode. The card may respond to the commands and functions even if the card is in SPI mode but host should not use them in SPI mode. - (\*1) Note: Card returns busy when - Card executes internal initialization process. - If the card is High capacity SD Memory Card, there are 2 cases - 1. CMD8 was not issued before ACMD41 - 2. ACMD41 is issued with HCS=0 (\*2) Note: 2,1mm SD Memory Card can be initialized using CMD1 and Thin (1.4mm) SD Memory Card can be initialized using CMD1 only after firstly initialized by using CMD0 and ACMD41. In any of the cases CMD1 is not recommended because it may be difficult for the host to distinguish between MultiMediaCard and SD Memory Card. If the SD card is initialized by CMD1 and the host treat it as MMC card, not SD card, the Data of the card may be damaged because of wrong interpretation of CSD and CID registers. Card State Diagram (SPI mode) #### 12. SD Mode #### 13. DC Characteristics | Symbol | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------|----------------------------------|-----------------------|----------|------|----------|-------| | V <sub>IL</sub> | Input low voltage | | VSS-0.3 | | 0.25VCC | V | | V <sub>IH</sub> | Input high voltage | | 0.625VCC | | VCC+0.3 | V | | V <sub>OL</sub> | Output low voltage | IOL=100μA<br>@VCC_min | | | 0.125VCC | V | | V <sub>OH</sub> | Output high voltage | IOH=100μA<br>@VCC_min | 0.75VCC | | | V | | I <sub>IN</sub> | Input leakage current | VIN=VCC or 0 | -10 | +/-1 | 10 | μA | | l <sub>out</sub> | Tri-state output leakage current | | -10 | +/-1 | 10 | μА | | I <sub>STBY</sub> | Standby current | 3.3V@clock<br>stop | | 150 | 200 | μА | | lop | Operation current | 3.3v@50MHz<br>(Write) | | -15 | 25 | mA | | | | 3.3v@50MHz<br>(Read) | 184 | 15 | 25 | mA | ## 14. Bus Timing (High-Speed Mode) **Card Input Timing (High Speed Card)** **Card Output Timing (High Speed Mode)** | Parameter | Symbol | Min. | Max. | Unit | Remark | | | | | |------------------------------------------------------------------------------------------|------------------|------|------|------|------------------------------------|--|--|--|--| | Clock CLK (All values are referred to min (V <sub>IH</sub> ) and max (V <sub>IL</sub> ), | | | | | | | | | | | Clock frequency Data Transfer Mode | fpp | 0 | 50 | MHz | C <sub>CARD</sub> ≤ 10 pF (1 card) | | | | | | Clock low time | t <sub>WL</sub> | 7 | | ns | C <sub>CARD</sub> ≤ 10 pF (1 card) | | | | | | Clock high time | t <sub>WH</sub> | 7 | | ns | C <sub>CARD</sub> ≤ 10 pF (1 card) | | | | | | Clock rise time | tTLH | | 3 | ns | C <sub>CARD</sub> ≤ 10 pF (1 card) | | | | | | Clock fall time | t <sub>THL</sub> | | 3 | ns | C <sub>CARD</sub> ≤ 10 pF (1 card) | | | | | | Inputs CMD, DAT (referenced to CLK) | | | | | | | | | | | Input set-up time | t <sub>ISU</sub> | 6 | | ns | C <sub>CARD</sub> ≤ 10 pF (1 card) | | | | | #### 15. Power Up #### **Power-up Diagram** 'Power up time' is defined as voltage rising time from 0 volt to Vop min (refer to 6.6) and depends on application parameters such as the maximum number of SD Cards, the bus length and the characteristic of the power supply unit. 'Supply ramp up time' provides the time that the power is built up to the operating level (Host Suppl Voltage) and the time to wait until the SD card can accept the first command. The host shall supply power to the card so that the voltage is reached to Vdd min within 250ms and start to supply at least 74 SD clocks to the SD card with keeping CMD line to high. In case of SPI mode, CS shall be held to high during 74 clock cycles. After power up (including hot insertion, i.e. inserting a card when the bus is operating) the SD Card enters the idle state. In case of SD host, CMDO is not necessary. In case of SPI host, CMDO shall be the first command to send the card to SPI mode. CMD8 is newly added in the Physical Layer Specification Version 2.00 to support multiple voltage ranges and used to check whether the card supports supplied voltage. The version 2.00 or later host shall issue CMD8 and verify voltage before card initialization. The host that does not support CMD8 shall supply high voltage range. ACMD41 is a synchronization command used to negotiate the operation voltage range and to poll the cards until they are out of their power-up seauence, In case the host system connects multiple cards the host shall check that all cards satisfy the supplied voltage. Otherwise, the host should select one of the cards and initialize. ### **Power Up Time**